

# CS2022 Computer Architecture Michael Manzke Project 2 MICROCODED INSTRUCTION SET PROCESSOR

Student Name: Alexandra Silva

Student Number: 15325158

# Table of contents

| • | Register                 | Page 3  |
|---|--------------------------|---------|
| • | Mux2_1                   | Page 3  |
| • | Mux2_8                   | Page 3  |
| • | Mux2_16                  | Page 4  |
| • | Mux3_1                   | Page 4  |
| • | Mux8_1                   | Page 4  |
| • | Mux9_16                  | Page 5  |
| • | Decoder                  | Page 5  |
| • | Full Adder               | Page 5  |
| • | Ripple Adder             | Page 6  |
| • | Shifter                  | Page 6  |
| • | Circuit B                | Page 6  |
| • | Circuit A to B           | Page 7  |
| • | Instruction              | Page 7  |
| • | Zero Fill                | Page 7  |
| • | Program Counter          | Page 7  |
| • | Extend                   | Page 8  |
| • | Arithmetic Logic Unit    | Page 8  |
| • | Function Unit            | Page 8  |
| • | Control Address Register | Page 8  |
| • | Memory                   | Page 9  |
| • | Control Memory           | Page 9  |
| • | Register File            | Page 9  |
| • | Datapath                 | Page 10 |
| • | Microprogrammed Control  | Page 10 |
| • | Full Microprocessor      | Page 10 |

## Register



The register is basically the same code used in the precious assignments. It works as expected for each edge when the signal is high on a given rising clock.

# Mux2\_1



In this multiplexer the values change between 0 and 1 and the output changes accordingly.

## Mux2\_8



This multiplexer takes the various inputs and produces an 8 bit output.

## Mux2\_16



This multiplexer goes through a series of changes as S goes between the values of 1 and 0. The output switches between the values of in0 and in1.

Mux3\_1



This multiplexers output, Z, changes values according to the changing inputs of in0, in1, in2, s0 and s1.

Mux8\_1



This multiplexer takes in various inputs and produces a 1 bit output.

# Mux9\_16



This multiplexer cycles through in0 to in 8 and takes all combinations of its inputs s0 to s3 to get the output signal Z.

#### **Decoder**



This waveform is correct as it goes through every possible combination of inputs, causing each and every output to turn high via register selection.

#### **Full Adder**



The full adder determines the correct carry for each input. Then the appropriate operations are performed resulting in the output shown.

# **Ripple Adder**



The ripple adder has two inputs of 16 bits A and B. It determines the Cin, Cout and Vout flags which will all be either 0 or 1. The output Gout then gathers all this information to produce the signal shown.

#### **Shifter**



The shifter outputs left and right shifts according to the inputs given by B and S.

#### **Circuit B**



Logic Circuit B provides ab output depending on the constant input B and the varying input Sin.

#### Circuit A to B



Logic Circuit A to B has a selection pin that determines the operations that will be performed on the inputs. This is what causes the output to change despite the two constant inputs.

#### Instruction



Instruction has 4 outputs and 3 inputs. The way it works is that it loads an instruction from memory and performs it on the inputs. This then gives us our outputs.

#### **Zero Fill**



Zero Fill simply changes the input SB. As seen the output correlates to the changing input.

## **Program Counter**



#### **Extend**



# **Arithmetic Logic Unit**



This gives us the output G using the given inputs and a selct

## **Function unit**



This raises the N, Z, C and V flags

# **Control Address Register**



#### Memory

|                   |       |      |       |       |       |       |       | 86.40 | 6.400 ns |       |  |       |        |        |
|-------------------|-------|------|-------|-------|-------|-------|-------|-------|----------|-------|--|-------|--------|--------|
| Name              | Value | 0 ns | 10 ns | 20 ns | 30 ns | 40 ns | 50 ns | 60 ns | 70 ns    | 80 ns |  | 90 ns | 100 ns | 110 ns |
| > 🦬 address[15:0] | 0003  | 0001 | 0002  | 0003  | 0001  | 0002  | 0003  | 0001  | 0002     | 0003  |  | 0001  | 0002   | 0003   |
| > Nd dataW[15:0]  | m     | 00   | 00    |       |       |       |       |       |          | ffff  |  |       |        |        |
| ₩ memoryW         | 1     |      |       |       |       |       |       |       |          |       |  |       |        |        |
| > 3 dataR[15:0]   | 0241  | 0000 | 02    | 41    | 0000  | 02    | 41    | 0000  | 02       | 41    |  | 0000  | 02     | 41     |
|                   |       |      |       |       |       |       |       |       |          |       |  |       |        |        |
|                   |       |      |       |       |       |       |       |       |          |       |  |       |        |        |
|                   |       |      |       |       | l     |       |       |       |          |       |  |       |        |        |

#### **Control Memory**



# **Register File**



This shows the registers, decoder and multiplexer8\_16 working together. There is a slight delay at the beginning due to the amount of entities working and initializing. Output B is undefined for about 10ns

# **Datapath**



# **Microprogrammed Controller**



The Value I used to test tis out was 1101001000110111. With this input the following results should occur dr = 000, sa = 110, sb = 111 & td, ta, tb, mb, fs etc = 0.

# **Full Microprocessor**

